

August 2010

### **FDMS7602S**

# Dual N-Channel PowerTrench<sup>®</sup> MOSFET Q1: 30 V, 30 A, 7.5 m $\Omega$ Q2: 30 V, 30 A, 5.0 m $\Omega$

#### **Features**

Q1: N-Channel

■ Max  $r_{DS(on)}$  = 7.5 m $\Omega$  at  $V_{GS}$  = 10 V,  $I_D$  = 12 A

■ Max  $r_{DS(on)} = 12 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 10 \text{ A}$ 

Q2: N-Channel

■ Max  $r_{DS(on)} = 5.0 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 17 \text{ A}$ 

■ Max  $r_{DS(on)}$  = 6.8 m $\Omega$  at  $V_{GS}$  = 4.5 V,  $I_D$  = 14 A

■ RoHS Compliant

#### **General Description**

This device includes two specialized N-Channel MOSFETs in a dual MLP package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET (Q2) have been designed to provide optimal power efficiency.

#### **Applications**

- Computing
- Communications
- General Purpose Point of Load











### MOSFET Maximum Ratings T<sub>A</sub> = 25 °C unless otherwise noted

| Symbol                            | Parameter                                            |                                 | Q1                | Q2                | Units |
|-----------------------------------|------------------------------------------------------|---------------------------------|-------------------|-------------------|-------|
| V <sub>DS</sub>                   | Drain to Source Voltage                              |                                 | 30                | 30                | V     |
| $V_{GS}$                          | Gate to Source Voltage                               | Gate to Source Voltage (Note 3) |                   |                   | V     |
|                                   | Drain Current -Continuous (Package limited)          | T <sub>C</sub> = 25 °C          | 30                | 30                |       |
|                                   | -Continuous (Silicon limited)                        | T <sub>C</sub> = 25 °C          | 50                | 80                | Α     |
| <sup>I</sup> D                    | -Continuous                                          | T <sub>A</sub> = 25 °C          | 12 <sup>1a</sup>  | 17 <sup>1b</sup>  | ^     |
|                                   | -Pulsed                                              |                                 | 40                | 60                |       |
| D                                 | Power Dissipation for Single Operation $T_A = 25$ °C |                                 | 2.2 <sup>1a</sup> | 2.5 <sup>1b</sup> | W     |
| $P_{D}$                           | Power Dissipation for Single Operation               | T <sub>A</sub> = 25 °C          | 1.0 <sup>1c</sup> | 1.0 <sup>1d</sup> | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range     |                                 | -55 to            | +150              | °C    |

#### **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 57 <sup>1a</sup>  | 50 <sup>1b</sup>  |      |
|-----------------|-----------------------------------------|-------------------|-------------------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient | 125 <sup>1c</sup> | 120 <sup>1d</sup> | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case    | 3.5               | 2                 |      |

#### **Package Marking and Ordering Information**

| Device Marking | Device    | Package  | Reel Size | Tape Width | Quantity   |
|----------------|-----------|----------|-----------|------------|------------|
| FDMS7602S      | FDMS7602S | Power 56 | 13 "      | 12 mm      | 3000 units |

### **Electrical Characteristics** $T_J = 25$ °C unless otherwise noted

| Parameter                                 | Test Conditions                                                                                                           | Type     | Min      | Тур      | Max        | Units    |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|------------|----------|
| cteristics                                |                                                                                                                           |          |          |          |            |          |
| Drain to Source Breakdown Voltage         | $I_D = 250 \mu A, V_{GS} = 0 V$<br>$I_D = 1 mA, V_{GS} = 0 V$                                                             | Q1<br>Q2 | 30<br>30 |          |            | ٧        |
| Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25 °C $I_D$ = 1 mA, referenced to 25 °C                                                | Q1<br>Q2 |          | 15<br>15 |            | mV/°C    |
| Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                                                                             | Q1<br>Q2 |          |          | 1<br>500   | μA<br>μA |
| Gate to Source Leakage Current            | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V<br>V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                            | Q1<br>Q2 |          |          | 100<br>100 | nA<br>nA |
|                                           | Cteristics  Drain to Source Breakdown Voltage  Breakdown Voltage Temperature Coefficient  Zero Gate Voltage Drain Current |          |          |          |            |          |

#### **On Characteristics**

| V <sub>GS(th)</sub>                    | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$<br>$V_{GS} = V_{DS}, I_D = 1 mA$                                                                                                            | Q1<br>Q2 | 1<br>1 | 1.8<br>1.8        | 3<br>3            | V     |
|----------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-------------------|-------------------|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, referenced to 25 °C $I_D$ = 1 mA, referenced to 25 °C                                                                                                          | Q1<br>Q2 |        | -6<br>-5          |                   | mV/°C |
|                                        |                                                             | $V_{GS} = 10 \text{ V}, \ I_D = 12 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, \ I_D = 10 \text{ A}$<br>$V_{GS} = 10 \text{ V}, \ I_D = 12 \text{ A}, \ T_J = 125 ^{\circ}\text{C}$ | Q1       |        | 6.0<br>8.5<br>8.3 | 7.5<br>12<br>12   |       |
| r <sub>DS(on)</sub>                    | Drain to Source On Resistance                               | $V_{GS} = 10 \text{ V}, \ I_D = 17 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, \ I_D = 14 \text{ A}$<br>$V_{GS} = 10 \text{ V}, \ I_D = 17 \text{ A}, \ T_J = 125 ^{\circ}\text{C}$ | Q2       |        | 4.2<br>5.4<br>4.9 | 5.0<br>6.8<br>7.2 | mΩ    |
| g <sub>FS</sub>                        | Forward Transconductance                                    | $V_{DS} = 5 \text{ V}, I_{D} = 12 \text{ A}$<br>$V_{DS} = 5 \text{ V}, I_{D} = 17 \text{ A}$                                                                                   | Q1<br>Q2 |        | 63<br>87          |                   | S     |

#### **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | Q1:<br>V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHZ  | Q1<br>Q2 | 1315<br>2020 | 1750<br>2690 | pF |
|------------------|------------------------------|------------------------------------------------------------------|----------|--------------|--------------|----|
| C <sub>oss</sub> | Output Capacitance           | Q2:                                                              | Q1<br>Q2 | 445<br>860   | 600<br>1145  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHZ}$ | Q1<br>Q2 | 45<br>95     | 70<br>145    | pF |
| R <sub>g</sub>   | Gate Resistance              |                                                                  | Q1<br>Q2 | 0.9<br>0.7   |              | Ω  |

### **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                                                                       |                                                | Q1<br>Q2 | 8.6<br>11  | 18<br>20 | ns |
|---------------------|-------------------------------|-----------------------------------------------------------------------|------------------------------------------------|----------|------------|----------|----|
| t <sub>r</sub>      | Rise Time                     | Q1: $V_{DD} = 15 \text{ V}, I_{D} = 12 \text{ A}, R_{GEN} = 6 \Omega$ |                                                | Q1<br>Q2 | 2.5<br>3.8 | 10<br>10 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | Q2:                                                                   | P 6 O                                          | Q1<br>Q2 | 20<br>27   | 32<br>43 | ns |
| t <sub>f</sub>      | Fall Time                     | $_{\rm DD}$ = 15 V, $I_{\rm D}$ = 17 A, $R_{\rm GEN}$ = 6 $\Omega$    |                                                | Q1<br>Q2 | 2.3<br>3.2 | 10<br>10 | ns |
| Qg                  | Total Gate Charge             | V <sub>GS</sub> = 0 V to 10 V                                         |                                                | Q1<br>Q2 | 20<br>33   | 28<br>46 | nC |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 \text{ V to } 4.5 \text{ V}$                              | ' <sub>DD</sub> = 15 V,<br><sub>D</sub> = 12 A | Q1<br>Q2 | 9.3<br>16  | 13<br>22 | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    |                                                                       | )2<br>' <sub>DD</sub> = 15 V,                  | Q1<br>Q2 | 4.3<br>5.8 |          | nC |
| $Q_{gd}$            | Gate to Drain "Miller" Charge | $I_D = 13 \text{ V},$ $I_D = 17 \text{ A}$                            |                                                | Q1<br>Q2 | 2.2<br>4.6 |          | nC |

©2010 Fairchild Semiconductor Corporation FDMS7602S Rev.C1

## **Electrical Characteristics** $T_J = 25$ °C unless otherwise noted

| Symbol          | Parameter                             | Test Conditions                                                                                            | Туре     | Min | Тур        | Max        | Units |
|-----------------|---------------------------------------|------------------------------------------------------------------------------------------------------------|----------|-----|------------|------------|-------|
| Drain-Sou       | rce Diode Characteristics             |                                                                                                            |          |     |            |            |       |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_S = 12 \text{ A}$ (Note 2)<br>$V_{GS} = 0 \text{ V}, I_S = 17 \text{ A}$ (Note 2) |          |     | 0.8<br>0.8 | 1.2<br>1.2 | V     |
| t <sub>rr</sub> | Reverse Recovery Time                 | Q1<br>I <sub>F</sub> = 12 A, di/dt = 100 A/μs                                                              | Q1<br>Q2 |     | 27<br>29   | 43<br>46   | ns    |
| Q <sub>rr</sub> | Reverse Recovery Charge               | Q2<br>$I_F = 17 \text{ A, di/dt} = 300 \text{ A/}\mu\text{s}$                                              | Q1<br>Q2 |     | 10<br>31   | 18<br>50   | nC    |

#### Notes:

1: R<sub>0,IA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0,IC</sub> is guaranteed by design while R<sub>0,CA</sub> is determined by the user's board design.



a. 57 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



b. 50 °C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper



c. 125 °C/W when mounted on a minimum pad of 2 oz copper



d. 120 °C/W when mounted on a minimum pad of 2 oz copper

- 2: Pulse Test: Pulse Width < 300  $\mu$ s, Duty cycle < 2.0%.
- 3: As an N-ch device, the negative Vgs rating is for low duty cycle pulse ocurrence only. No continuous rating is implied.

### Typical Characteristics (Q1 N-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 3. Normalized On Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

©2010 Fairchild Semiconductor Corporation FDMS7602S Rev.C1

### Typical Characteristics (Q1 N-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs Drain to Source Voltage



Figure 9. Maximum Continuous Drain Current vs Case Temperature



Figure 10. Forward Bias Safe Operating Area



Figure 11. Single Pulse Maximum Power Dissipation

©2010 Fairchild Semiconductor Corporation FDMS7602S Rev.C1

www.fairchildsemi.com

### Typical Characteristics (Q1 N-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 12. Junction-to-Ambient Transient Thermal Response Curve

### **Typical Characteristics (Q2 SyncFET)**



Figure 13. On-Region Characteristics



Figure 15. Normalized On-Resistance vs Junction Temperature



Figure 17. Transfer Characteristics



Figure 14. Normalized on-Resistance vs Drain Current and Gate Voltage



Figure 16. On-Resistance vs Gate to Source Voltage



Figure 18. Source to Drain Diode Forward Voltage vs Source Current

©2010 Fairchild Semiconductor Corporation FDMS7602S Rev.C1

### **Typical Characteristics (Q2 SyncFET)**



Figure 19. Gate Charge Characteristics



Figure 20. Capacitance vs Drain to Source Voltage



Figure 21. Maximum Continuous Drain Current vs Case Temperature



Figure 22. Forward Bias Safe Operating Area



Figure 23. Single Pulse Maximum Power Dissipation

©2010 Fairchild Semiconductor Corporation FDMS7602S Rev.C1

www.fairchildsemi.com

### **Typical Characteristics (Q2 SyncFET)**



Figure 24. Junction-to-Ambient Transient Thermal Response Curve

#### Typical Characteristics (continued)

# SyncFET Schottky body diode Characteristics

Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 25 shows the reverse recovery characteristic of the FDMS7602S.

Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device.



Figure 25. FDMS7602S SyncFET body diode reverse recovery characteristic



Figure 26. SyncFET body diode reverse leakage versus drain-source voltage

### **Dimensional Outline and Pad Layout**







#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ Auto-SPM™ Build it Now™ CorePLUS™ CorePOWER™  $CROSSVOLT^{TM}$ CTL™

Current Transfer Logic™ **DEUXPEED®** Dual Cool™ EcoSPARK® EfficentMax™ ESBC™

Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™

**FACT®** FAST® FastvCore™ FETBench™ FlashWriter® \*

F-PESTM FRFET®

Global Power Resource<sup>SM</sup> Green FPS™

Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MIČROCOUPLER™

MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ Motion-SPM™ OptiHiT™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™

Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFET® QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ SPM<sup>®</sup>

STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS™ SyncFET™ Sync-Lock™

SYSTEM <sup>3\*</sup>
GENERAL
The Power Franchise®

)wer TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TriFault Detect™ TRUECURRENT\*\*\* μSerDes™

UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ XSTM

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN. WHICH COVERS THESE PRODUCTS.

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |
|                          | •                     | Rev. I4                                                                                                                                                                                             |

©2010 Fairchild Semiconductor Corporation FDMS7602S Rev.C1